• IEC 62530 Ed. 2.0 en:2011

IEC 62530 Ed. 2.0 en:2011

SystemVerilog - Unified Hardware Design, Specification, and Verification Language

International Electrotechnical Commission, 05/19/2011

Publisher: IEC

File Format: PDF

$221.00$443.00


Published:19/05/2011

Pages:1251

File Size:1 file , 8.5 MB

Note:This product is unavailable in Ukraine, Russia, Belarus

IEC 62530:2011(E) Provides a unified Hardware Design, Specification, and Verification language. IEEE Std 1364TM-2005 Verilog is a design language. Both standards were approved by the IEEE-SASB in November 2005. This standard creates new revisions of the IEEE 1364 Verilog and IEEE 1800 SystemVerilog standards, which include errata fixes and resolutions, enhancements, enhanced assertion language, merger of Verilog Language Reference Manual (LRM) and SystemVerilog 1800 LRM into a single LRM, integration with Verilog-AMS, and ensures interoperability with other languages such as SystemC and VHDL. This publication has the status of a double logo IEEE/IEC standard.

More IEC standard pdf

IEC 60051-1 Ed. 5.0 b:1997

IEC 60051-1 Ed. 5.0 b:1997

Direct acting indicating analogue electrical measuring instruments and their accessories - Part 1: Definitions and general requirements common to all parts

$139.00 $278.00

IEC 60947-4-1 Ed. 2.0 b CORR1:2001

IEC 60947-4-1 Ed. 2.0 b CORR1:2001

Corrigendum 1 - Low-voltage switchgear and controlgear - Part 4-1: Contactors and motor-starters - Electromechanical contactors and motor-starters

$105.00 $211.94

IEC 61076-4-110 Ed. 1.0 b:2001

IEC 61076-4-110 Ed. 1.0 b:2001

Connectors for electronic equipment - Part 4-110: Printed board connectors with assessed quality - Detail specification for latched cable connector system having a basic grid of 2,0 mm including full shielding and latching function

$183.00 $367.00

IEC 61754-18 Ed. 1.0 b:2001

IEC 61754-18 Ed. 1.0 b:2001

Fibre optic connector interfaces - Part 18: Type MT-RJ connector family

$72.00 $145.00