• IEC 62530 Ed. 2.0 en:2011

IEC 62530 Ed. 2.0 en:2011

SystemVerilog - Unified Hardware Design, Specification, and Verification Language

International Electrotechnical Commission, 05/19/2011

Publisher: IEC

File Format: PDF

$221.00$443.00


Published:19/05/2011

Pages:1251

File Size:1 file , 8.5 MB

Note:This product is unavailable in Ukraine, Russia, Belarus

IEC 62530:2011(E) Provides a unified Hardware Design, Specification, and Verification language. IEEE Std 1364TM-2005 Verilog is a design language. Both standards were approved by the IEEE-SASB in November 2005. This standard creates new revisions of the IEEE 1364 Verilog and IEEE 1800 SystemVerilog standards, which include errata fixes and resolutions, enhancements, enhanced assertion language, merger of Verilog Language Reference Manual (LRM) and SystemVerilog 1800 LRM into a single LRM, integration with Verilog-AMS, and ensures interoperability with other languages such as SystemC and VHDL. This publication has the status of a double logo IEEE/IEC standard.

More IEC standard pdf

IEC 60311 Ed. 4.0 en:2002

IEC 60311 Ed. 4.0 en:2002

Electric irons for household or similar use - Methods for measuring performance

$62.00 $124.00

IEC 60335-2-39 Ed. 5.0 b:2002

IEC 60335-2-39 Ed. 5.0 b:2002

Household and similar electrical appliances - Safety - Part 2-39: Particular requirements for commercial electric multi-purpose cooking pans

$64.00 $128.00

IEC 61009-1 Amd.1 Ed. 2.0 b:2002

IEC 61009-1 Amd.1 Ed. 2.0 b:2002

Amendment 1 - Residual current operated circuit-breakers with integral overcurrent protection for household and similar uses (RCBOs) - Part 1: General rules

$23.00 $46.00

IEC 60311 Ed. 4.0 b:2002

IEC 60311 Ed. 4.0 b:2002

Electric irons for household or similar use - Methods for measuring performance

$139.00 $278.00