• JEDEC JEP150.01

JEDEC JEP150.01

STRESS-TEST-DRIVEN QUALIFICATION OF AND FAILURE MECHANISMS ASSOCIATED WITH ASSEMBLED SOLID STATE SURFACE-MOUNT COMPONENTS

JEDEC Solid State Technology Association, 06/01/2013

Publisher: JEDEC

File Format: PDF

$33.00$67.00


Published:01/06/2013

Pages:24

File Size:1 file , 240 KB

Note:This product is unavailable in Russia, Ukraine, Belarus

This publication contains a set of frequently recommended and accepted JEDEC reliability stress tests. These tests are used for qualifying new and modified technology/ process/ product families, as well as individual solid state surface-mount products, in particular leadless chip carriers, ball grid array (BGA) packages, direct chip attach die and packages with exposed pads that are attached to the PWB for thermal considerations. Assembly level testing may not be a prerequisite for device qualification; however, if the effect of assembly conditions on the component is not known, there could be reliability concerns for that component that are not evident in component level testing. As such, it is recommended that assembly level testing be performed to determine if there are any adverse effects on that component due to its assembly to a PWB.

More JEDEC standard pdf

JEDEC JESD531 (R2002)

JEDEC JESD531 (R2002)

THERMAL RESISTANCE TEST METHOD FOR SIGNAL AND REGULATOR DIODES (FORWARD VOLTAGE, SWITCHING METHOD)

$29.00 $59.00

JEDEC JESD7-A

JEDEC JESD7-A

STANDARD FOR DESCRIPTION OF 54/74HCXXXX AND 54/74HCTXXXX HIGH SPEED CMOS DEVICES

$70.00 $141.00

JEDEC JESD 236-C (R2009)

JEDEC JESD 236-C (R2009)

COLOR CODING OF DISCRETE SEMICONDUCTOR DEVICES

$25.00 $51.00

JEDEC JESD 24

JEDEC JESD 24

POWER MOSFETS

$45.00 $91.00