JEDEC JEP155B

RECOMMENDED ESD TARGET LEVELS FOR HBM QUALIFICATION

JEDEC Solid State Technology Association, 07/01/2018

Publisher: JEDEC

File Format: PDF

$45.00$91.00


Published:01/07/2018

Pages:58

File Size:1 file , 580 KB

Note:This product is unavailable in Russia, Ukraine, Belarus

JEDEC JEP155B was written with the intent to provide information for quality organizations in both semiconductor companies and their customers to assess and make decisions on safe ESD level requirements. It will be shown through this document why realistic modifying of the ESD target levels for component level ESD is not only essential but is also urgent. The document is organized in different sections to give as many technical details as possible to support the purpose given in the abstract. In June 2009 the formulating committee approved the addition of the ESDA logo on the covers of this document. Please see Annex C for revision history.

More JEDEC standard pdf

JEDEC JESD 24-4 (R2002)

JEDEC JESD 24-4 (R2002)

ADDENDUM No. 4 to JESD24 - THERMAL IMPEDANCE MEASUREMENTS FOR BIPOLAR TRANSISTORS (DELTA BASE-EMITTER VOLTAGE METHOD)

$28.00 $56.00

JEDEC JESD 24-3

JEDEC JESD 24-3

ADDENDUM No. 3 to JESD24 - THERMAL IMPEDANCE MEASUREMENTS FOR VERTICAL POWER MOSFETS (DELTA SOURCE-DRAIN VOLTAGE METHOD)

$29.00 $59.00

JEDEC JESD20

JEDEC JESD20

STANDARD FOR DESCRIPTION OF 54/74ACXXXXX AND 54/74ACTXXXXX ADVANCED HIGH-SPEED CMOS DEVICES

$95.00 $191.00

JEDEC JESD 24-5 (R2002)

JEDEC JESD 24-5 (R2002)

ADDENDUM No. 5 to JESD24 - SINGLE PULSE UNCLAMPED INDUCTIVE SWITCHING (UIS) AVALANCHE TEST METHOD

$24.00 $48.00