• JEDEC JEP159A

JEDEC JEP159A

PROCEDURE FOR THE EVQLUQTION OF LOW-k/METAL INTER/INTRA-LEVEL DIELECTRIC INTEGRITY

JEDEC Solid State Technology Association, 07/01/2015

Publisher: JEDEC

File Format: PDF

$37.00$74.00


Published:01/07/2015

Pages:30

File Size:1 file , 510 KB

Note:This product is unavailable in Russia, Ukraine, Belarus

This document is intended for use in the semiconductor IC manufacturing industry and provides reliability characterization techniques for low-k inter/intra level dielectrics (ILD) for the evaluation and control of ILD processes. It describes procedures developed for estimating the general integrity of back-end-of-line (BEOL) ILD. Two basic test procedures are described, the Voltage-Ramp Dielectric Breakdown (VRDB) test, and the Constant Voltage Time-Dependent Dielectric Breakdown stress (CVS). Each test is designed for different reliability and process evaluation purposes. This document also describes robust techniques to detect breakdown and TDDB data analysis.

More JEDEC standard pdf

JEDEC JEP159A

JEDEC JEP159A

PROCEDURE FOR THE EVQLUQTION OF LOW-k/METAL INTER/INTRA-LEVEL DIELECTRIC INTEGRITY

$37.00 $74.00

JEDEC JESD22-A102E

JEDEC JESD22-A102E

ACCELERATED MOISTURE RESISTANCE - UNBIASED AUTOCLAVE

$26.00 $53.00

JEDEC JESD22-A118B

JEDEC JESD22-A118B

ACCELERATED MOISTURE RESISTANCE - UNBIASED HAST

$26.00 $53.00

JEDEC JEP172A

JEDEC JEP172A

DISCONTINUING USE OF THE MACHINE MODEL FOR DEVICE ESD QUALIFICATION

$31.00 $62.00