• JEDEC JESD 12-6

JEDEC JESD 12-6

ADDENDUM No. 6 to JESD12 - INTERFACE STANDARD FOR SEMICUSTOM INTEGRATED CIRCUITS

JEDEC Solid State Technology Association, 03/01/1991

Publisher: JEDEC

File Format: PDF

$27.00$54.00


Published:01/03/1991

Pages:13

File Size:1 file , 510 KB

Note:This product is unavailable in Russia, Ukraine, Belarus

This standard defines logic interface levels for CMOS, TTL, ECL, and BiCC inputs and outputs. This standard is intended to provide an industry-wide set of specifications, for Application Specific Integrated Circuit (ASIC) signal inputs and outputs, both necessary and sufficient to define a circuits electrical interfacing with the external environment. JESD12-6 is intended to provide the ASIC manufacturer and user with a common set of signal interface levels. The standard defines interface levels for 5 volt operation.

More JEDEC standard pdf

JEDEC JESD82-3B

JEDEC JESD82-3B

DEFINITION OF THE SSTV16857 2.5 V, 14-BIT SSTL_2 REGISTERED BUFFER FOR DDR DIMM APPLICATIONS

$29.00 $59.00

JEDEC JESD22-A103C

JEDEC JESD22-A103C

HIGH TEMPERATURE STORAGE LIFE

$25.00 $51.00

JEDEC JESD 22-B110A (R2009)

JEDEC JESD 22-B110A (R2009)

SUBASSEMBLY MECHANICAL SHOCK

$28.00 $56.00

JEDEC JESD82-7A

JEDEC JESD82-7A

DEFINITION OF THE SSTU32864 1.8-V CONFIGURABLE REGISTERED BUFFER FOR DDR2 RDIMM APPLICATIONS

$29.00 $59.00