• JEDEC JESD235

JEDEC JESD235

HIGH BANDWIDTH MEMORY (HBM) DRAM

JEDEC Solid State Technology Association, 10/01/2013

Publisher: JEDEC

File Format: PDF

$95.00$191.00


Published:01/10/2013

Pages:124

File Size:1 file , 2.3 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 28b data bus operating at DDR data rates.

More JEDEC standard pdf

JEDEC JESD15-1.01

JEDEC JESD15-1.01

COMPACT THERMAL MODEL OVERVIEW

$114.00 $229.40

JEDEC JS-001-2023

JEDEC JS-001-2023

ESDA/JEDEC Joint Standard for Electrostatic Discharge Sensitivity Testing - Human Body Modal (HBM) - Component Level

$101.00 $202.34

JEDEC JESD 82-22.01

JEDEC JESD 82-22.01

INSTRUMENTATION CHIP DATA SHEET FOR FBDIMM DIAGNOSTIC SENSELINES

$23.00 $46.00

JEDEC JESD82-24.01

JEDEC JESD82-24.01

DEFINITION OF the SSTUB32865 28-bit 1:2 REGISTERED BUFFER WITH PARITY FOR DDR2 RDIMM APPLICATIONS

$147.00 $295.38