• JEDEC JESD235

JEDEC JESD235

HIGH BANDWIDTH MEMORY (HBM) DRAM

JEDEC Solid State Technology Association, 10/01/2013

Publisher: JEDEC

File Format: PDF

$95.00$191.00


Published:01/10/2013

Pages:124

File Size:1 file , 2.3 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 28b data bus operating at DDR data rates.

More JEDEC standard pdf

JEDEC JESD82-3B

JEDEC JESD82-3B

DEFINITION OF THE SSTV16857 2.5 V, 14-BIT SSTL_2 REGISTERED BUFFER FOR DDR DIMM APPLICATIONS

$29.00 $59.00

JEDEC JESD22-A103C

JEDEC JESD22-A103C

HIGH TEMPERATURE STORAGE LIFE

$25.00 $51.00

JEDEC JESD 22-B110A (R2009)

JEDEC JESD 22-B110A (R2009)

SUBASSEMBLY MECHANICAL SHOCK

$28.00 $56.00

JEDEC JESD82-7A

JEDEC JESD82-7A

DEFINITION OF THE SSTU32864 1.8-V CONFIGURABLE REGISTERED BUFFER FOR DDR2 RDIMM APPLICATIONS

$29.00 $59.00