• JEDEC JESD235

JEDEC JESD235

HIGH BANDWIDTH MEMORY (HBM) DRAM

JEDEC Solid State Technology Association, 10/01/2013

Publisher: JEDEC

File Format: PDF

$95.00$191.00


Published:01/10/2013

Pages:124

File Size:1 file , 2.3 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 28b data bus operating at DDR data rates.

More JEDEC standard pdf

JEDEC JESD8-21

JEDEC JESD8-21

POD135 - 1.35 V PSEUDO OPEN DRAIN I/O

$29.00 $59.00

JEDEC JESD 79-3E

JEDEC JESD 79-3E

DDR3 SDRAM STANDARD

$123.00 $247.00

JEDEC JESD84-A441

JEDEC JESD84-A441

EMBEDDED MULTIMEDIACARD(e*MMC) e*MMC/CARD PRODUCT STANDARD, HIGH CAPACITY, including Reliable Write, Boot, Sleep Modes, Dual Data Rate, Multiple Partitions Supports, Security Enhancement, Background Operation and High Priority Interrupt (MMCA, 4.41)

$123.00 $247.00

JEDEC JESD 47G.01

JEDEC JESD 47G.01

STRESS-TEST-DRIVEN QUALIFICATION OF INTEGRATED CIRCUITS

$33.00 $67.00