• JEDEC JESD235

JEDEC JESD235

HIGH BANDWIDTH MEMORY (HBM) DRAM

JEDEC Solid State Technology Association, 10/01/2013

Publisher: JEDEC

File Format: PDF

$95.00$191.00


Published:01/10/2013

Pages:124

File Size:1 file , 2.3 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 28b data bus operating at DDR data rates.

More JEDEC standard pdf

JEDEC JESD22-A113H

JEDEC JESD22-A113H

PRECONDITIONING OF NONHERMETIC SURFACE MOUNT DEVICES PRIOR TO RELIABILITY TESTING

$29.00 $59.00

JEDEC JESD225

JEDEC JESD225

UNIVERSAL FLASH STORAGE (UFS) SECURITY EXTENSION

$39.00 $78.00

JEDEC JESD22-B106E

JEDEC JESD22-B106E

RESISTANCE TO SOLDER SHOCK FOR THROUGH-HOLE MOUNTED DEVICES

$27.00 $54.00

JEDEC JESD31E

JEDEC JESD31E

GENERAL REQUIREMENTS FOR DISTRIBUTORS OF COMMERCIAL AND MILITARY SEMICONDUCTOR DEVICES

$37.00 $74.00