• JEDEC JESD235

JEDEC JESD235

HIGH BANDWIDTH MEMORY (HBM) DRAM

JEDEC Solid State Technology Association, 10/01/2013

Publisher: JEDEC

File Format: PDF

$95.00$191.00


Published:01/10/2013

Pages:124

File Size:1 file , 2.3 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 28b data bus operating at DDR data rates.

More JEDEC standard pdf

JEDEC JESD82-27.01

JEDEC JESD82-27.01

Definition of the SSTUB32869 Registered Buffer with Parity for DDR2 RDIMM Applications

$144.00 $288.48

JEDEC JESD301-1A.02

JEDEC JESD301-1A.02

PMIC50x0 Power Management IC Standard, Rev. 1.8.5

$148.00 $297.63

JEDEC JESD405-1 Release 1.0

JEDEC JESD405-1 Release 1.0

Compute Express Link (CXL) Memory Module Label

$137.00 $275.67

JEDEC JESD 317

JEDEC JESD 317

Compute Express Link (CXL™) Memory Module Base Standard

$115.00 $231.41