• JEDEC JESD235A

JEDEC JESD235A

HIgh Bandwidth Memory (HBM) DRAM

JEDEC Solid State Technology Association, 11/01/2015

Publisher: JEDEC

File Format: PDF

$104.00$208.00


Published:01/11/2015

Pages:172

File Size:1 file , 2.7 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

TThe HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 128b data bus operating at DDR data rates.

More JEDEC standard pdf

JEDEC JESD22-A106B.02

JEDEC JESD22-A106B.02

THERMAL SHOCK

$112.00 $225.35

JEDEC JEP132A.01

JEDEC JEP132A.01

PROCESS CHARACTERIZATION GUIDELINE

$132.00 $265.09

JEDEC JEP192

JEDEC JEP192

Guidelines for Gate Charge (QG) Test Method for SiC MOSFET

$147.00 $294.62

JEDEC JEP193

JEDEC JEP193

Survey On Latch-Up Testing Practices and Recommendations for Improvements

$130.00 $260.05