• JEDEC JESD235A

JEDEC JESD235A

HIgh Bandwidth Memory (HBM) DRAM

JEDEC Solid State Technology Association, 11/01/2015

Publisher: JEDEC

File Format: PDF

$104.00$208.00


Published:01/11/2015

Pages:172

File Size:1 file , 2.7 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

TThe HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 128b data bus operating at DDR data rates.

More JEDEC standard pdf

JEDEC JEP116

JEDEC JEP116

CMOS SEMICUSTOM DESIGN GUIDELINES

$70.00 $141.00

JEDEC JES 2

JEDEC JES 2

TRANSISTOR, GALLIUM ARSENIDE POWER FET, GENERIC SPECIFICATION

$45.00 $91.00

JEDEC JESD 24-2 (R2002)

JEDEC JESD 24-2 (R2002)

ADDENDUM No. 2 to JESD24 - GATE CHARGE TEST METHOD

$26.00 $53.00

JEDEC JESD 12-6

JEDEC JESD 12-6

ADDENDUM No. 6 to JESD12 - INTERFACE STANDARD FOR SEMICUSTOM INTEGRATED CIRCUITS

$27.00 $54.00