• JEDEC JESD235A

JEDEC JESD235A

HIgh Bandwidth Memory (HBM) DRAM

JEDEC Solid State Technology Association, 11/01/2015

Publisher: JEDEC

File Format: PDF

$104.00$208.00


Published:01/11/2015

Pages:172

File Size:1 file , 2.7 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

TThe HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 128b data bus operating at DDR data rates.

More JEDEC standard pdf

JEDEC JESD 22-B110A (R2009)

JEDEC JESD 22-B110A (R2009)

SUBASSEMBLY MECHANICAL SHOCK

$28.00 $56.00

JEDEC JESD82-7A

JEDEC JESD82-7A

DEFINITION OF THE SSTU32864 1.8-V CONFIGURABLE REGISTERED BUFFER FOR DDR2 RDIMM APPLICATIONS

$29.00 $59.00

JEDEC JESD82-6A

JEDEC JESD82-6A

DEFINITION OF THE SSTV32852 2.5 V 24-BIT TO 48-BIT SSTL_2 REGISTERED BUFFER FOR 1U STACKED DDR DIMM APPLICATIONS

$29.00 $59.00

JEDEC JESD82-11

JEDEC JESD82-11

DEFINITION OF 'CU878 PLL CLOCK DRIVER FOR REGISTERED DDR2 DIMM APPLICATIONS

$30.00 $60.00