JEDEC JESD235C

High Bandwidth Memory (HBM) Dram (HBM1, HBM2)

JEDEC Solid State Technology Association, 01/01/2020

Publisher: JEDEC

File Format: PDF

$123.00$247.00


Published:01/01/2020

Pages:213

File Size:1 file , 5.3 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 128b data bus operating at DDR data rates.

More JEDEC standard pdf

JEDEC JESD51-12.01

JEDEC JESD51-12.01

GUIDELINES FOR REPORTING AND USING ELECTRONIC PACKAGE THERMAL INFORMATION

$36.00 $72.00

JEDEC JESD211.01

JEDEC JESD211.01

ZENER AND VOLTAGE REGULATOR DIODE RATING VERIFICATION AND CHARACTERIZATION TESTING

$34.00 $69.00

JEDEC JESD230A

JEDEC JESD230A

NAND Flash Interface Interoperability

$37.00 $74.00

JEDEC JESD230

JEDEC JESD230

NAND Flash Interface Interoperability

$37.00 $74.00