JEDEC JESD235C

High Bandwidth Memory (HBM) Dram (HBM1, HBM2)

JEDEC Solid State Technology Association, 01/01/2020

Publisher: JEDEC

File Format: PDF

$123.00$247.00


Published:01/01/2020

Pages:213

File Size:1 file , 5.3 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 128b data bus operating at DDR data rates.

More JEDEC standard pdf

JEDEC JESD84-B451

JEDEC JESD84-B451

Embedded Multi-media card (e*MMC), Electrical Standard 4.51

$142.00 $284.00

JEDEC JESD209-3

JEDEC JESD209-3

Low Power Double Data Rate 3 SDRAM (LPDDR3)

$95.00 $191.00

JEDEC JESD51-53

JEDEC JESD51-53

TERMS, DEFINITIONS AND UNITS GLOSSARY FOR LED THERMAL TESTING

$28.00 $56.00

JEDEC JESD51-50

JEDEC JESD51-50

Overview of Methodologies for the Thermal Measurement of Single- and Multi-Chip, Single- and Multi-PN-Junction Light-Emotting Diodes (LEDs)

$26.00 $53.00