JEDEC JESD235C

High Bandwidth Memory (HBM) Dram (HBM1, HBM2)

JEDEC Solid State Technology Association, 01/01/2020

Publisher: JEDEC

File Format: PDF

$123.00$247.00


Published:01/01/2020

Pages:213

File Size:1 file , 5.3 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 128b data bus operating at DDR data rates.

More JEDEC standard pdf

JEDEC JESD79-3-1A

JEDEC JESD79-3-1A

Addendum No. 1 to JESD79-3 - 1.35 V DDR3L-800, DDR3L-1066, DDR3L-1333, and DDR3L-1600

$33.00 $67.00

JEDEC JEP170

JEDEC JEP170

Guidelines for Visual Inspection and Control of Flip Chip Type Components (FCxGA)

$29.00 $59.00

JEDEC JESD226

JEDEC JESD226

RF Biased Life (RFBL) Test Method

$30.00 $60.00

JEDEC JESD99C

JEDEC JESD99C

Terms, Definitions, and Letter Symbols for Microelectronic Devices

$81.00 $163.00