JEDEC JESD235D

High Bandwidth Memory (HBM) DRAM (HBM1, HBM2)

JEDEC Solid State Technology Association, 02/01/2021

Publisher: JEDEC

File Format: PDF

$123.00$247.00


Published:01/02/2021

Pages:213

File Size:1 file , 4.6 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 128b data bus operating at DDR data rates. Also available for designer ease of use is HBM Ballout Spreadsheet (Note this version is the latest version for use with JESD235D). Committee item 1797.99L.

More JEDEC standard pdf

JEDEC JESD218B.01

JEDEC JESD218B.01

SOLID STATE DRIVE (SSD) REQUIREMENTS AND ENDURANCE TEST METHOD

$38.00 $76.00

JEDEC J-STD-609B

JEDEC J-STD-609B

MARKING, SYMBOLS, AND LABELS OF LEADED AND LEAD-FREE TERMINAL FINISHED MATERIALS USED IN ELECTRONIC ASSEMBLY

$31.00 $62.00

JEDEC JESD78E

JEDEC JESD78E

IC LATCH-UP TEST

$37.00 $74.00

JEDEC JESD220-2

JEDEC JESD220-2

UNIVERSAL FLASH STORAGE (UFS) CARD EXTENSION

$31.00 $62.00