JEDEC JESD235D

High Bandwidth Memory (HBM) DRAM (HBM1, HBM2)

JEDEC Solid State Technology Association, 02/01/2021

Publisher: JEDEC

File Format: PDF

$123.00$247.00


Published:01/02/2021

Pages:213

File Size:1 file , 4.6 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 128b data bus operating at DDR data rates. Also available for designer ease of use is HBM Ballout Spreadsheet (Note this version is the latest version for use with JESD235D). Committee item 1797.99L.

More JEDEC standard pdf

JEDEC JEP130C

JEDEC JEP130C

Guidelines for Packing and Labeling of Integrated Circuits in Unit Container Packing (Tubes, Trays, and Tape and Reel)

$124.00 $248.40

JEDEC /ESDA JTR002-01-22

JEDEC /ESDA JTR002-01-22

Charged Device Model Testing of Integrated Circuits

$145.00 $291.54

JEDEC /ESDA JS-002-2022

JEDEC /ESDA JS-002-2022

For Electrostatic Discharge Sensitivity Testing Charged Device Model (CDM) Device Level

$146.00 $292.43

JEDEC JESD238A

JEDEC JESD238A

High Bandwidth Memory DRAM (HBM3)

$147.00 $295.25