JEDEC JESD78F

IC LATCH-UP TEST

JEDEC Solid State Technology Association, 01/01/2022

Publisher: JEDEC

File Format: PDF

$128.00$256.45


Published:01/01/2022

Pages:86

File Size:1 file , 2.4 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

This standard establishes the procedure for testing, evaluation and classification of devices and microcircuits according to their susceptibility (sensitivity) to damage or degradation by exposure to a defined latch-up stress. This standard covers a current-injection test (Signal Pin Test) and an overvoltage test (Supply Test). Current injection is achieved either by current forcing with voltage compliance limit (I-Test) or by applying voltage with current compliance limit (E-Test).

All packaged semiconductor devices, thin film circuits, surface acoustic wave (SAW) devices, optoelectronic devices, hybrid integrated circuits (HICs), and multi-chip modules (MCMs) containing any of these devices are to be evaluated according to this standard. [This test method is applicable to NMOS, CMOS, bipolar, and all variations and combinations of these technologies including Silicon-On-Insulator (SOI).]

More JEDEC standard pdf

JEDEC JESD33-B

JEDEC JESD33-B

STANDARD METHOD FOR MEASURING AND USING THE TEMPERATURE COEFFICIENT OF RESISTANCE TO DETERMINE THE TEMPERATURE OF A METALLIZATION LINE

$39.00 $78.00

JEDEC JESD22-A105C (R2011)

JEDEC JESD22-A105C (R2011)

POWER AND TEMPERATURE CYCLING

$25.00 $51.00

JEDEC JEP147

JEDEC JEP147

PROCEDURE FOR MEASURING INPUT CAPACITANCE USING A VECTOR NETWORK ANALYZER (VNA)

$26.00 $53.00

JEDEC JESD68.01

JEDEC JESD68.01

COMMON FLASH INTERFACE (CFI)

$30.00 $60.00