JEDEC JESD78F

IC LATCH-UP TEST

JEDEC Solid State Technology Association, 01/01/2022

Publisher: JEDEC

File Format: PDF

$128.00$256.45


Published:01/01/2022

Pages:86

File Size:1 file , 2.4 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

This standard establishes the procedure for testing, evaluation and classification of devices and microcircuits according to their susceptibility (sensitivity) to damage or degradation by exposure to a defined latch-up stress. This standard covers a current-injection test (Signal Pin Test) and an overvoltage test (Supply Test). Current injection is achieved either by current forcing with voltage compliance limit (I-Test) or by applying voltage with current compliance limit (E-Test).

All packaged semiconductor devices, thin film circuits, surface acoustic wave (SAW) devices, optoelectronic devices, hybrid integrated circuits (HICs), and multi-chip modules (MCMs) containing any of these devices are to be evaluated according to this standard. [This test method is applicable to NMOS, CMOS, bipolar, and all variations and combinations of these technologies including Silicon-On-Insulator (SOI).]

More JEDEC standard pdf

JEDEC JESD234

JEDEC JESD234

Test Standard for the Measurement of Proton Radiation Single Event Effects in Electronic Devices

$39.00 $78.00

JEDEC JESD22-C101F

JEDEC JESD22-C101F

FIELD-INDUCED CHARGED-DEVICE MODEL TEST METHOD FOR ELECTROSTATIC DISCHARGE WITHSTAND THRESHOLDS OF MICROELECTRONIC COMPONENTS

$29.00 $59.00

JEDEC JEP70C

JEDEC JEP70C

Guide to Standards and Publications Relating to Quality and Reliability of Electronic Hardware

$53.00 $106.00

JEDEC JESD235

JEDEC JESD235

HIGH BANDWIDTH MEMORY (HBM) DRAM

$95.00 $191.00