JEDEC JESD82-24.01

DEFINITION OF the SSTUB32865 28-bit 1:2 REGISTERED BUFFER WITH PARITY FOR DDR2 RDIMM APPLICATIONS

JEDEC Solid State Technology Association, 01/01/2023

Publisher: JEDEC

File Format: PDF

$147.00$295.38


Published:01/01/2023

Pages:30

File Size:1 file , 1.1 MB

Note:This product is unavailable in Russia, Ukraine, Belarus

This standard defines standard specifications of DC interface parameters, switching parameters, and test loading for definition of the SSTUB32865 registered buffer with parity for 2 rank by 4 or similar high-density DDR2 RDIMM applications. The SSTUB32865 is identical in functionality to the SSTU32865 but specifies tighter timing characteristics and a higher application frequency of up to 410 MHz.

The purpose is to provide a standard for the SSTUB32865 (see Note) logic device, for uniformity, multiplicity of sources, elimination of confusion, ease of device specification, and ease of use.

NOTE The designation SSTUB32865 refers to the part designation of a series of commercial logic parts common in the industry. This number is normally preceded by a series of manufacturer specific characters to make up a complete part designation.

More JEDEC standard pdf

JEDEC JESD212C

JEDEC JESD212C

Graphics Double Data Rate (GDDR5) SGRAM Standard

$104.00 $208.00

JEDEC JESD30G

JEDEC JESD30G

Descriptive Designation System for Semiconductor-device Packages

$40.00 $80.00

JEDEC JEP151

JEDEC JEP151

Test Procedure for the Measurement of Terrestrial Cosmic Ray Induced Destructive Effects in Power Semiconductor Devices

$31.00 $62.00

JEDEC JESD241

JEDEC JESD241

Procedure for Wafer-Level DC Characterization of Bias Temperature Instabilities

$37.00 $74.00