• JEDEC JESD92

JEDEC JESD92

PROCEDURE FOR CHARACTERIZING TIME-DEPENDENT DIELECTRIC BREAKDOWN OF ULTRA-THIN GATE DIELECTRICS

JEDEC Solid State Technology Association, 08/01/2003

Publisher: JEDEC

File Format: PDF

$37.00$74.00


Published:01/08/2003

Pages:32

File Size:1 file , 470 KB

Note:This product is unavailable in Russia, Ukraine, Belarus

This document defines a constant voltage stress test procedure for characterizing time-dependent dielectric breakdown or "wear-out" of thin gate dielectrics used in integrated circuit technologies. The test is designed to obtain voltage and temperature acceleration parameters required to estimate oxide life at use conditions. The test procedure includes sophisticated techniques to detect breakdown in ultra-thin films that typically exhibit large tunneling currents and soft or noisy breakdown characteristics. This document includes an annex that discusses test structure design, methods to determine the oxide electric field in ultra-thin films, statistical models, extrapolation models, and example failure-rate calculations.

More JEDEC standard pdf

JEDEC JEP 79

JEDEC JEP 79

LIFE TEST METHODS FOR PHOTOCONDUCTIVE CELLS

$33.00 $67.00

JEDEC JESD 354 (R2009)

JEDEC JESD 354 (R2009)

THE MEASUREMENT OF TRANSISTOR EQUIVALENT NOISE VOLTAGE AND EQUIVALENT NOISE CURRENT AT FREQUENCIES OF UP TO 20 kHz

$25.00 $51.00

JEDEC JESD 353 (R2009)

JEDEC JESD 353 (R2009)

THE MEASUREMENT OF TRANSISTOR NOISE FIGURE AT FREQUENCIES UP TO 20 kHz BY SINUSOIDAL SIGNAL-GENERATOR METHOD

$25.00 $51.00

JEDEC JESD307 (R2002)

JEDEC JESD307 (R2002)

VOLTAGE REGULATOR DIODE NOISE VOLTAGE MEASUREMENT

$24.00 $48.00